## INTEGRATED CIRCUITS

## DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

## **74HC/HCT273**

Octal D-type flip-flop with reset; positive-edge trigger

Product specification
File under Integrated Circuits, IC06

September 1993





## 74HC/HCT273

#### **FEATURES**

- Ideal buffer for MOS microprocessor or memory
- · Common clock and master reset
- Eight positive edge-triggered D-type flip-flops
- See "377" for clock enable version
- See "373" for transparent latch version
- See "374" for 3-state version
- Output capability; standard
- I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT273 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT273 have eight edge-triggered, D-type flip-flops with individual D inputs and Q outputs. The common clock (CP) and master reset (MR) inputs load and reset (clear) all flip-flops simultaneously.

The state of each D input, one set-up time before the LOW-to-HIGH clock transition, is transferred to the corresponding output  $(Q_n)$  of the flip-flop.

All outputs will be forced LOW independently of clock or data inputs by a LOW voltage level on the  $\overline{MR}$  input.

The device is useful for applications where the true output only is required and the clock and master reset are common to all storage elements.

### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f$  = 6 ns

| SYMBOL                              | PARAMETER                                   | CONDITIONS                                    | TYP | LINUT |      |
|-------------------------------------|---------------------------------------------|-----------------------------------------------|-----|-------|------|
| STIVIBUL                            | PARAMETER                                   | CONDITIONS                                    | нс  | нст   | UNIT |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                           | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V |     |       |      |
|                                     | CP to Q <sub>n</sub>                        |                                               | 15  | 15    | ns   |
|                                     | MR to Q <sub>n</sub>                        |                                               | 15  | 20    | ns   |
| f <sub>max</sub>                    | maximum clock frequency                     |                                               | 66  | 36    | MHz  |
| Cı                                  | input capacitance                           |                                               | 3.5 | 3.5   | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per flip-flop | notes 1 and 2                                 | 20  | 23    | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_1 \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

 $f_0$  = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5$  V

### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

## 74HC/HCT273

### **PIN DESCRIPTION**

| PIN NO.                    | SYMBOL                           | NAME AND FUNCTION                         |
|----------------------------|----------------------------------|-------------------------------------------|
| 1                          | MR                               | master reset input (active LOW)           |
| 2, 5, 6, 9, 12, 15, 16, 19 | Q <sub>0</sub> to Q <sub>7</sub> | flip-flop outputs                         |
| 3, 4, 7, 8, 13, 14, 17, 18 | D <sub>0</sub> to D <sub>7</sub> | data inputs                               |
| 10                         | GND                              | ground (0 V)                              |
| 11                         | CP                               | clock input (LOW-to-HIGH, edge-triggered) |
| 20                         | V <sub>CC</sub>                  | positive supply voltage                   |







## 74HC/HCT273



### **FUNCTION TABLE**

| OPERATING     |       | INPUTS | OUTPUTS        |                |  |
|---------------|-------|--------|----------------|----------------|--|
| MODES         | MR CP |        | D <sub>n</sub> | Q <sub>n</sub> |  |
| reset (clear) | L     | Х      | Х              | L              |  |
| load "1"      | Н     | 1      | h              | Н              |  |
| load "0"      | Н     | 1      | I              | L              |  |

#### Note

- 1. H = HIGH voltage level
  - h = HIGH voltage level one set-up time prior to the LOW-to-HIGH CP transition
  - L = LOW voltage level
  - I = LOW voltage level one set-up time prior to the LOW-to-HIGH CP transition
  - ↑ = LOW-to-HIGH transition
  - X = don't care



Philips Semiconductors Product specification

## Octal D-type flip-flop with reset; positive-edge trigger

74HC/HCT273

### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

## **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

| SYMBOL                              | PARAMETER                                 | T <sub>amb</sub> (°C) |                    |                 |                 |                 |                 |                 |      | TEST CONDITIONS        |           |
|-------------------------------------|-------------------------------------------|-----------------------|--------------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|------------------------|-----------|
|                                     |                                           | 74HC                  |                    |                 |                 |                 |                 |                 |      |                        |           |
|                                     |                                           | +25                   |                    |                 | -40 to +85      |                 | -40 to +125     |                 | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                           | min.                  | typ.               | max.            | min.            | max.            | min.            | max.            | 1    | (*)                    |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub> |                       | 41<br>15<br>13     | 150<br>30<br>26 |                 | 185<br>37<br>31 |                 | 225<br>45<br>38 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>PHL</sub>                    | propagation delay MR to Q <sub>n</sub>    |                       | 44<br>16<br>14     | 150<br>30<br>26 |                 | 185<br>37<br>31 |                 | 225<br>45<br>38 | ns   | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                    |                       | 19<br>7<br>6       | 75<br>15<br>13  |                 | 95<br>19<br>15  |                 | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW          | 80<br>16<br>14        | 14<br>5<br>4       |                 | 100<br>20<br>17 |                 | 120<br>24<br>20 |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>W</sub>                      | master reset pulse width LOW              | 60<br>12<br>10        | 17<br>6<br>5       |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>rem</sub>                    | removal time MR to CP                     | 50<br>10<br>9         | -6<br>-2<br>-2     |                 | 65<br>13<br>11  |                 | 75<br>15<br>13  |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>su</sub>                     | set-up time<br>D <sub>n</sub> to CP       | 60<br>12<br>10        | 11<br>4<br>3       |                 | 75<br>15<br>13  |                 | 90<br>18<br>15  |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.8     |
| t <sub>h</sub>                      | hold time<br>D <sub>n</sub> to CP         | 3<br>3<br>3           | -6<br>-2<br>-2     |                 | 3<br>3<br>3     |                 | 3<br>3<br>3     |                 | ns   | 2.0<br>4.5<br>6.0      | Fig.8     |
| f <sub>max</sub>                    | maximum clock pulse frequency             | 6.0<br>30<br>35       | 20.6<br>103<br>122 |                 | 4.8<br>24<br>28 |                 | 4.0<br>20<br>24 |                 | MHz  | 2.0<br>4.5<br>6.0      | Fig.6     |

Philips Semiconductors Product specification

## Octal D-type flip-flop with reset; positive-edge trigger

74HC/HCT273

### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: MSI

## Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT          | UNIT LOAD COEFFICIENT |  |  |  |  |  |  |  |
|----------------|-----------------------|--|--|--|--|--|--|--|
| MR             | 1.00                  |  |  |  |  |  |  |  |
| CP             | 1.75                  |  |  |  |  |  |  |  |
| D <sub>n</sub> | 0.15                  |  |  |  |  |  |  |  |

### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

| SYMBOL                              | PARAMETER                                 | T <sub>amb</sub> (°C) |      |      |            |      |             |      |      | TEST CONDITIONS |           |
|-------------------------------------|-------------------------------------------|-----------------------|------|------|------------|------|-------------|------|------|-----------------|-----------|
|                                     |                                           | 74HCT                 |      |      |            |      |             |      |      |                 | WAVEFORMS |
|                                     |                                           | +25                   |      |      | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub> | WAVEFORMS |
|                                     |                                           | min.                  | typ. | max. | min.       | max. | min.        | max. |      | ( ' /           |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>CP to Q <sub>n</sub> |                       | 16   | 30   |            | 38   |             | 45   | ns   | 4.5             | Fig.6     |
| t <sub>PHL</sub>                    | propagation delay MR to Q <sub>n</sub>    |                       | 23   | 34   |            | 43   |             | 51   | ns   | 4.5             | Fig.7     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                    |                       | 7    | 15   |            | 19   |             | 22   | ns   | 4.5             | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW          | 16                    | 9    |      | 20         |      | 24          |      | ns   | 4.5             | Fig.6     |
| t <sub>W</sub>                      | master reset pulse width LOW              | 16                    | 8    |      | 20         |      | 24          |      | ns   | 4.5             | Fig.7     |
| t <sub>rem</sub>                    | removal time MR to CP                     | 10                    | -2   |      | 13         |      | 15          |      | ns   | 4.5             | Fig.7     |
| t <sub>su</sub>                     | set-up time<br>D <sub>n</sub> to CP       | 12                    | 5    |      | 15         |      | 18          |      | ns   | 4.5             | Fig.8     |
| t <sub>h</sub>                      | hold time<br>D <sub>n</sub> to CP         | 3                     | -4   |      | 3          |      | 3           |      | ns   | 4.5             | Fig.8     |
| f <sub>max</sub>                    | maximum clock pulse frequency             | 30                    | 56   |      | 24         |      | 20          |      | MHz  | 4.5             | Fig.6     |

74HC/HCT273

### **AC WAVEFORMS**



Fig.6 Waveforms showing the clock (CP) to output (Q<sub>n</sub>) propagation delays, the clock pulse width output transition times and the maximum clock pulse frequency.



Fig.7 Waveforms showing the master reset ( $\overline{MR}$ ) pulse width, the master reset to output ( $Q_n$ ) propagation delays and the master reset to clock (CP) removal time.



74HC/HCT273

## **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.